

## Comparative Analysis of Open and Short Defects in embedded SRAM using Parasitic Extraction Method for Deep Submicron Technology.

Venkatesham Maddela

BVRIT Hyderabad College of Engineering For Women

Sanjeet Kumar Sinha ( sanjeetksinha@gmail.com )
Lovely Professional University Faculty of Technology and Sciences https://orcid.org/0000-0002-7581-4645
Muddapu Parvathi
BVRIT Hyderabad College of Engineering For Women
Vinay Sharma
BVRIT Hyderabad College of Engineering For Women

**Research Article** 

Keywords: Fault Models, Open Faults, Short Faults, Parasitic Extraction Method

Posted Date: March 20th, 2023

DOI: https://doi.org/10.21203/rs.3.rs-2384499/v1

License: (a) This work is licensed under a Creative Commons Attribution 4.0 International License. Read Full License

**Version of Record:** A version of this preprint was published at Wireless Personal Communications on August 28th, 2023. See the published version at https://doi.org/10.1007/s11277-023-10704-w.

## Abstract

The technology advances from the micron level to the Nanometer level. This striking change in the technology with so many factors might influence the embedded device design and its performance. In the fast-growing technology, it is very difficult to find suitable algorithms to test embedded SRAM. It is noticed that while going to deep sub-nano technologies, the existing test methods may not fully satisfy the test results due to the increased number of faults and defects. Scale-down technologies have an impact on the parasitic effects, creating an additional source of faulty behavior, and making the existing test techniques less effective in detecting them. In this paper we propose a new method, taking the parasitic effect into the consideration, which gives the fault information along with its location. In the proposed method we have considered node-to-node open and short defects for different technologies (45nm, 32nm, and 7nm). It is observed that the proposed test method gives 100% fault coverage which is independent of technology variation.

## 1. Introduction

After the invention of integrated circuits in 1949, technology advanced rapidly, integration changed from small-scale integration to very large-scale integration, and the transistor count increased from tens to ten billion. As technology advances, the feature size decreases, hence the number of stack layers increases. This makes the physical verification and electrical verification more complex and also more critical throughout the design process.

Earlier memory test challenges were few because the size and usage of memory was less. The algorithms written for testing were developed with a mathematical base, but given less importance for their practical usage. The impact of the circuit's physical malformation on the circuit characteristics can be called a fault. Later on, the fault models and test algorithms were developed based on physical defects [1].

Memory tests are performed to confirm the correct functioning of a memory device. Various test methodologies have been implemented to identify memory defects. Traditional test methods are zero/one, checkerboard, GALPAT, walking 1/0, and sliding diagonal to name a few. Initially, investigations were carried out based on fault and fault modeling. The majority of the test methodologies are based on the type of fault that occurs in the memory. The eSRAM fault is defined as the representation of a physical defect at the proper level of abstraction [2]. For ensuring the SRAM operating correctly different testing methods are used. March tests are efficient for ensuring the correct functionality of SRAMs [3, 4]. March tests as an example of algorithmic implementation, often target a definite fault model [17]. Faults may be single or multiple. In multiple faults again we have two types of faults linked faults and unlinked faults. In linked faults, a fault in one cell will change the behavior of the other cell [5, 18] whereas in unlinked cells change in the behavior of one cell, does not affect the behavior of the other cell. [18] Proposed a new type of March tests to detect multiple faults. Address decoder faults which are non-classical faults are the other type of faults [7] and also static faults and dynamic faults are other type of faults. If the faults are sensitized by performing a single operation are called static faults [20], Dynamic Faults are those faults that require more than one operation (Read/Write) to be sensitized [9]. Scale-down technologies influence parasitic parameters like capacitance and resistance. This parasitic effect causes additional faults, which are not detected by the existing test methods. [8,16,19,21] Proposed a new parasitic extraction method that gives fault coverage with fault location. Resistive-opens/shorts falls [10-15] are timing-dependent fault models. Furthermore, it is important to consider resistive open faults become important because of the increased number of interconnection layers in contemporary technologies

## 2. Existing Method

Now a day's technology advances towards miniaturization, high error-prone designs may result in dense eSRAMs. This causes a reduction in memory and SoC yield. Thus, some sort of solution is required, that should be free from technology variations as well as independent of the fault chosen[6]. The latest testing technique does not consider the impact of the parasitic memory effect, this is another drawback, which results in an incomplete test. Aiming this we proposed a testing method for eSRAM using parasitic R, C extraction from a fault-induced layout, which gives an extreme fault detection

As shown in Fig. 1, in 6T SRAM layout contains seven nodes (Q, QB, WL, BL, BLB, VDD, and VSS). In the proposed method, parasitic R, and C values are observed at each individual node (Q, QB, BL, BLB, and WL). On selecting a particular node, it gives the total parasitic R, and C values at that node. Parasitic capacitance is a combination of metal capacitance, cross-talk capacitance, diffusion

capacitance, and gate capacitance. Similarly, parasitic resistance comprises metal resistance, poly resistance, via resistance, and diffusion resistance.

# 2.1 Faults in proposed SRAM Cell

In general, fault modeling is the translation of a physical defect into a mathematical construct or electrical construct that can be implemented algorithmically, and understood by a software simulator for providing metrics for quality measurement. Memory testing requires a detailed modeling activity, which precisely describes the effect that the physical defect may produce on the memory. To detect all modeled faulty behaviors, one needs to use efficient test algorithms and test architectures. The main objective of fault modeling is to identify the source of the defect that is causing the fault.

In the proposed Parasitic Extraction Method, initially, we extract the R and C values at each node. Later we impose the short/open between each node and then extract the R, C values at each node, these extracted values are compared with the R, C values of faultfree SRAM cell. The deviation between the extracted R and C values of the faulty and fault-free cell indicates the fault at the node. Hence the following steps are involved in the parasitic extraction method. i) model the circuits with fault imposed ii) categorize the fault types iii) Get the fault model circuit's defect-induced layout out and check for wire shorts, open circuits, or missing wires. iv) collect parasitic R and C samples from every faulty layout, and compare them with a prototyped fault-free layout

# 2.2 Types of Faults in single 6T SRAM

The faults in single-cell SRAM are classified based on the way the fault behaves within itself. Faults are classified as simple and linked faults based on the behavior.

The difference between simple faults and linked faults depends upon the number of cells that have actively participated in creating a fault in a particular cell

The behavior of a simple fault in one cell cannot be influenced by the fault behavior in another cell; that means masking cannot occur. Whereas in linked faults the behavior of a certain fault can change the behavior of another, such that masking can occur.

Based on the fault type, cell data may retain its correct data but return wrong data during the read operation. Similarly, the read data might be accurate, by keeping incorrect or random data within the cell. Based on these possibilities, a set of faults are defined in terms of fault models.

## 3. Proposed Fault Model With Short/open Defects In Single Cell Sram

Several open and short faults are analyzed in the proposed method. Figure 3 and Fig. 4 depict the scheme of 6T-SRAM cell with all possible open and Short Defects

Figure 1 shows 6T SRAM cell with seven main nodes Q, QB, BL, BLB, WL, VDD, and VSS. Out of which Q and QB are internal nodes through them the cell state can be monitored and WL, BL and BLB are external nodes through these writing and reading operations can be performed. The VDD and VSS are supply and ground nodes respectively.

| S.No | Node | Node Equivalence                                                                                                               |
|------|------|--------------------------------------------------------------------------------------------------------------------------------|
| 1    | Q    | $\mathrm{M}_{2}\mathrm{D},\mathrm{M}_{1}\mathrm{D},\mathrm{M}_{5}\mathrm{D},\mathrm{M}_{3}\mathrm{G},\mathrm{M}_{4}\mathrm{G}$ |
| 2    | QB   | $M_3$ D, $M_4$ D, $M_6$ S, $M_2$ G,                                                                                            |
| 3    | WL   | $M_5$ G, $M_6$ G                                                                                                               |
| 4    | BL   | M <sub>5</sub> S                                                                                                               |
| 5    | BLB  | M <sub>6</sub> D                                                                                                               |
| 6    | VDD  | $M_2S, M_3S$                                                                                                                   |
| 7    | VSS  | M <sub>1</sub> S, M <sub>4</sub> S                                                                                             |

Table 1 Shows the node equivalence corresponding to

Internal node Q is a common point to drain  $M_1$  ( $M_1D$ ),  $M_2$  ( $M_2D$ ), and  $M_5$  ( $M_5D$ ) transistors. It is also the common point for the gate of  $M_3$  ( $M_3G$ ) and  $M_4$  ( $M_4G$ ) transistors. Hence short between  $M_1D$  to QB is equivalent to a short between Q and QB. It is true with other equivalent nodes. Including equivalent nodes, all possible short defects between the internal and external nodes are 259. However, excluding equivalent nodes, the actual short defects found are only 21. For simplicity, the short defects are represented with SD (abbreviation for Short Defects) listed in Table 2.

| S.No | Fault Representation | Short   |            | Technology   |              |
|------|----------------------|---------|------------|--------------|--------------|
|      |                      | between |            |              |              |
|      |                      | Nodes   | 45nm       | 32nm         | 7nm          |
| 1    | SD <sub>1</sub>      | Q-QB    | UWF, URF   | USWF, URF    | USWF, URF    |
| 2    | SD <sub>2</sub>      | WL-BL   | SA1        | TF           | WBAF, TF     |
| 3    | $SD_3$               | WL-BLB  | USF        | USRF-1       | WBAF, USRF-1 |
| 4    | SD <sub>4</sub>      | WL-VDD  | Error(NAF) | Error        | Error        |
| 5    | $SD_5$               | WL-VSS  | Error(NAF) | Error        | Error        |
| 6    | SD <sub>6</sub>      | WL-Q    | SA0, URF   | SA0, URF     | SA0, URF     |
| 7    | SD <sub>7</sub>      | WL-QB   | SA1,URF    | SA1, URF     | SA1, URF     |
| 8    | SD <sub>8</sub>      | VDD-VSS | UWF, URF0  | UWF, URF0    | UWF, URF0    |
| 9    | SD <sub>9</sub>      | Q-VDD   | URF, UWF   | URF0, UWF0   | URF0, UWF0   |
| 10   | SD <sub>10</sub>     | Q-VSS   | URF, UWF   | URF1, UWF1   | URF1, UWF1   |
| 11   | SD <sub>11</sub>     | QB-VDD  | IOF        | IOF          | IOF          |
| 12   | SD <sub>12</sub>     | QB-VSS  | UWF, URF0  | TF, URF0     | TF, URF0     |
| 13   | SD <sub>13</sub>     | Q-BLB   | URF        | URF          | URF          |
| 14   | SD <sub>14</sub>     | QB-BLB  | WBAF       | WBAF, USWF0, | USWF0, USRF0 |
|      |                      |         |            | USRF0        |              |
| 15   | SD <sub>15</sub>     | Q-BL    | SA0(WBAF)  | WBAF, SA0    | SA0          |
| 16   | SD <sub>16</sub>     | QB-BL   | USWF, USRF | WBAF, USWF,  | USWF, USRF   |
|      |                      |         |            | USRF         |              |
| 17   | SD <sub>17</sub>     | BL-BLB  | USWF, USRF | USWF, USRF   | USWF, USRF   |
| 18   | SD <sub>18</sub>     | BL-VDD  | Error(NAF) | Error(NAF)   | Error(NAF)   |
| 19   | SD <sub>19</sub>     | BL-VSS  | Error(NAF) | Error(NAF)   | Error(NAF)   |
| 20   | SD <sub>20</sub>     | BLB-VDD | Error(NAF) | Error(NAF)   | Error(NAF)   |
| 21   | SD <sub>21</sub>     | BLB-VSS | Error(NAF) | Error(NAF)   | Error(NAF)   |

Table 2 6T SRAM Cell short defect list for different technologies

Similarly, as shown in Fig. 3. We analyzed the SRAM cell for open faults also. We found totally 25 open faults defects by excluding equivalent faults. The analysis of open faults and different types of faults observed at each node is shown in Table3. Open Faults are represented with OF (abbreviation for Open Fault)

| Defect Representation | Open Defect at nodes                 | Technology |           |
|-----------------------|--------------------------------------|------------|-----------|
|                       |                                      | 7nm        | 32nm      |
| OF <sub>1</sub>       | BL-T <sub>5</sub> S                  | NAF        | NAF       |
| OF <sub>2</sub>       | WL-T <sub>5</sub> G                  | NAF        | NAF       |
| OF <sub>3</sub>       | WL-T <sub>6</sub> G                  | URF        | URF       |
| OF <sub>4</sub>       | Q-T <sub>1</sub> D                   | UWF1       | UWF1      |
| OF <sub>5</sub>       | Q-T <sub>2</sub> D                   | UWF0       | UWF0      |
| OF <sub>6</sub>       | Q-T <sub>1</sub> DT <sub>2</sub> D   | NAF        | NAF       |
| OF <sub>7</sub>       | Q-T <sub>3</sub> G                   | UWF0, URF0 | TF        |
| OF <sub>8</sub>       | Q-T <sub>4</sub> G                   | UWF1, URF1 | TF        |
| OF <sub>9</sub>       | Q-T <sub>3</sub> GT <sub>4</sub> G   | NAF        | NAF       |
| OF <sub>10</sub>      | VDD-T <sub>1</sub> S                 | UWF1       | UWF1      |
| OF <sub>11</sub>      | VDD-T <sub>3</sub> S                 | UWF0, URF0 | TF        |
| OF <sub>12</sub>      | VDD-T <sub>1</sub> ST <sub>3</sub> S | UWF,URF0   | UWF,URF0  |
| OF <sub>13</sub>      | VSS-T <sub>2</sub> S                 | UWF0       | UWF0      |
| OF <sub>14</sub>      | VSS-T <sub>4</sub> S                 | UWF1, URF1 | TF        |
| OF <sub>15</sub>      | VSS-T <sub>2</sub> ST <sub>4</sub> S | UWF, URF1  | UWF, URF1 |
| OF <sub>16</sub>      | QB-T <sub>3</sub> D                  | UWF0, URF0 | TF        |
| OF <sub>17</sub>      | QB-T <sub>4</sub> D                  | UWF1,URF1  | UWF1,URF1 |
| OF <sub>18</sub>      | QB-T <sub>3</sub> DT <sub>4</sub> D  | URF, UWF0  | URF0, UWF |
| OF <sub>19</sub>      | QB-T <sub>1</sub> G                  | UWF1       | UWF1      |
| OF <sub>20</sub>      | QB-T <sub>2</sub> G                  | UWF0       | UWF0      |
| OF <sub>21</sub>      | QB-T <sub>1</sub> GT <sub>2</sub> G  | UWF        | UWF       |
| OF <sub>22</sub>      | T <sub>1</sub> G-T <sub>2</sub> G    | UWF        | UWF       |
| OF <sub>23</sub>      | T <sub>3</sub> G-T <sub>4</sub> G    | NAF        | NAF       |
| OF <sub>24</sub>      | BLB-T <sub>6</sub> S                 | URF        | URF       |
| OF <sub>25</sub>      | WL-T <sub>5</sub> GT <sub>6</sub> G  | NAF        | NAF       |

Table 3 6T SRAM Cell open defect list for different technologies

The functional Fault model is the difference between the observed and expected fault model. To detect the fault, we use fault primitives (FPs). The faults detected by using FPs are called detectable faults. There are some faults, which cannot detect by using fault primitives. These faults are called undetectable faults. By using the proposed method, we can detect both faults.

Using the proposed Parasitic R, C method, existing faults identified are Undefined Read and Write faults(URF, UWF), Transition Faults(TFs), Stuck at Faults(SAFs), Write Before Access Faults (WBAF), Un stabilized Read and Write Faults (USRF, USWF), No Access

Faults(NAFs), in addition to these faults we identified a new fault, named as Undefined Short Fault (USF). We also observed that the fault behavior of the cell changed, when technology changed.

#### Stuck at Faults:

If the cell sticks at a given value for all performed operations. These faults are known as stuck-at faults. There are two types of stuckat faults Stuck at Zero (SA-0) and Stuck at One (SA-1). SA-0 fault occurs when the output is always connected to the ground. We can observe this fault at SD-6(short between the nodes WL-Q), SD<sub>10</sub> (short between the nodes Q-VSS), and SD<sub>15</sub> (short between the nodes Q -BL). SA-1 occurs when output is always connected to VDD). We can observe this fault at SD<sub>2</sub> (When WL-BL shorted), SD<sub>7</sub> (WL-QB shorted), and SD<sub>12</sub> (QB-VSS shorted)

#### **Transition Faults**

A '0' should be allowed to be entered in a cell that has a '1' stored in it, and vice versa. However, TF appears if the cell doesn't make a transition from its first stored value. In the proposed method TF happens for open defect faults at nodes  $OF_7$ ,  $OF_8$ ,  $OF_{11}$ ,  $OF_{14}$ , and  $OF_{16}$  as shown in Table 3.

#### Undefined Read Fault:

For the read operation if the cell goes to the undefined state, the cell is said to have an undefined read fault, Undefined means, the cell state goes to neither '1' nor '0' with the read operation. This fault observed for

the short defect at SD<sub>1</sub>, SD<sub>6</sub>, SD<sub>7</sub>, SD<sub>8</sub>, SD<sub>9</sub>, SD<sub>10</sub>, SD<sub>12</sub>, and SD<sub>13</sub> and for open defects fault induced at OF<sub>3</sub>, OF<sub>15</sub>, OF<sub>17</sub>, OF<sub>18</sub> and OF<sub>24</sub>.

For proper Read-1 operation, when we will make Bit Lines BL = 1, BLB = 1, and when we will enable the write line, we need to get BL0 = 1 and BLB0 = 0, but as shown in Fig. 8, for Read-1 operation we are getting BL0 = 1 and BLB0 = 1. This indicates the undefined state. The same operation we can observe for the Read-0 operation

#### Undefined Write Fault:

An undefined Write Fault is defined as the cell going to the undefined state, when we will perform the write operation of the cell. UWF fault identified for the short faults induced at SD<sub>1</sub>, SD<sub>8</sub>, SD<sub>9</sub>, SD<sub>11</sub>, and for the open faults this fault identified at  $OF_4$ ,  $OF_5$ ,  $OF_{10}$ ,  $OF_{12}$ ,  $OF_{13}$ ,  $OF_{17}$ ,  $OF_{17}$ ,  $OF_{19}$ ,  $OF_{20}$ ,  $OF_{21}$  and  $OF_{22}$ . Where SD represents Short Faults and OF represents Open Faults.

#### Undefined Short Fault:

An undefined short fault occurs when we introduce a short between the nodes WL-BLB. As shown in Fig. 9 for the fault defect at WL-BLB, the cell goes to the undefined state for the write 1 operation, it stores logic 1 automatically for the read operation after that the cell value is flipped from logic 1 to logic 0 when we will set the bit line values to zero. This type of fault is not defined by any fault primitive, hence it is observed as a new fault and named an Undefined Short fault.

### 4. Results And Comparison

For the design of embedded SRAM, three technologies have been selected 45nm, 32nm, and 7nm technologies. Table 4. gives the comparison and the overview of the key parameters like supply voltage, delays, current, and length and width of the transistors for the different technology nodes. In the analysis of the parameters, we have considered three modes of operation, Standard, High Voltage, and High Speed. For example in the calculation of delays Tdelay represents standard time delay, the delay represents the delay in high voltage mode and THs represent high-speed mode.

| Parameter             | 180nm | 120nm | 90nm  | 65nm  | 45nm   | 32nm   | 14nm   | 7nm    |
|-----------------------|-------|-------|-------|-------|--------|--------|--------|--------|
| VDD(V)                | 2     | 1.2   | 1     | 1     | 1      | 1      | 0.8    | 0.8    |
| Tdelay(ns)            | 0.03  | 0.03  | 0.005 | 0.005 | 0.003  | 0.0025 | 0.0016 | 0.0012 |
| THvDelay(ns)          | 0.1   | 0.06  | 0.02  | 0.01  | 0.008  | 0.007  | 0.007  | 0.004  |
| THsDelay(ns)          | 0.6   | 0.02  | 0.004 | 0.003 | 0.002  | 0.002  | 0.005  | 0.002  |
| TWireDelay(ns)        | 0.1   | 0.07  | 0.005 | 0.002 | 0.0015 | 0.0014 | 0.001  | 0.001  |
| Tcurrent(mA)          | 0.6   | 0.5   | 0.1   | 0.1   | 0.08   | 0.07   | 0.03   | 0.04   |
| ML(um)                | 0.18  | 0.12  | 0.1   | 0.07  | 0.05   | 0.03   | 0.016  | 0.007  |
| MH <sub>V</sub> L(um) | 1.5   | 0.36  | 0.3   | 0.2   | 0.18   | 0.036  | 0.01   | 0.01   |
| MNW(um)               | 1.5   | 1     | 0.5   | 0.3   | 0.3    | 0.08   | 0.048  | 0.024  |
| MPW(um)               | 1.5   | 2     | 1     | 0.5   | 0.5    | 0.108  | 0.048  | 0.024  |

Table 4

The numbers 180nm, 120nm, 90nm, 65nm, 45nm, 32nm, 14nm, and 7nm are representing the minimal channel length that can be fabricated.

The comprehensive fault model dictionary with all three technologies with a list of short defects and corresponding fault models for a single-cell SRAM is shown in Table 2.

It is found that few short defects are exhibiting the same faulty behavior in all three technologies chosen. For example, defect models VDD-VSS represent UWF and URF faults. The UWF Fault occurs with a write operation and the same fault model exhibits URF faults with a read operation. This is due to the fault model VDD being shorted to VSS, then which makes the VDD to the ground potential, hence inverter transistors  $M_1$  and  $M_3$  always stay ON position, leading Q and QB always remain at "0". Hence while writing "1" or writing "0", the node Q and QB will be inactive for accepting new values. For read '0', both BL and BLB results with '0' cause an Undefined Read Fault (URF). The same is true for read operation QB.

Apart from the existing faults, few undetectable faults are identified. For example, defect model WL-BLB for 45nm technology results in **Undefined Short Faults**, however, the same defect model is observed as an Unstabilized Read Fault in 32nm technology, and Write before Access Faults and Unstabilized Read fault for 7nm technology.

Similarly, WL-BL behaves as Stuck at Faults in 45nm, but in the other two technologies, it behaves as Transition faults (TF) and Write Before Access Faults (WBAF). Fault models QB-VSS, WL-BLB follow the same.

Table 5. displays the retrieved parasitic R and C values for three different technologies of fault-free SRAM. Additionally, these values are used in comparison with problematic SRAM cell parasitic for fault detection.

| Parasitic R, C values of Fault Free SRAM Cell for different technologies |         |          |           |            |          |       |  |  |  |  |  |  |
|--------------------------------------------------------------------------|---------|----------|-----------|------------|----------|-------|--|--|--|--|--|--|
| Input-output nodes                                                       | Fault f | ree SRAN | 1 Cell Pa | rasitic R, | C values | 1     |  |  |  |  |  |  |
|                                                                          | 45nm    |          | 32nm      |            | 7nm      |       |  |  |  |  |  |  |
|                                                                          | R(Ω)    | C(aF)    | R(Ω)      | C(aF)      | R(Ω)     | C(aF) |  |  |  |  |  |  |
| Q                                                                        | 6881    | 1900     | 677       | 1800       | 433      | 2900  |  |  |  |  |  |  |
| QB                                                                       | 7585    | 1800     | 497       | 1500       | 1170     | 3100  |  |  |  |  |  |  |
| WL                                                                       | 4712    | 663      | 421       | 791        | 180      | 1800  |  |  |  |  |  |  |
| BL                                                                       | 1216    | 664      | 75        | 701        | 158      | 1100  |  |  |  |  |  |  |
| BLB                                                                      | 240     | 354      | 79        | 637        | 54       | 783   |  |  |  |  |  |  |
| VDD                                                                      | 6600    | 1900     | 31        | 313        | 2071     | 2700  |  |  |  |  |  |  |
| VSS                                                                      | 2823    | 1300     | 13        | 313        | 402      | 1700  |  |  |  |  |  |  |

Table 5

## 4.1 Fault Detection Using Parasitic R, C Method for short faults

|       | Short d             | Short defect fault model |               |                  |         |               |        |               |       |               |       |               |  |  |  |
|-------|---------------------|--------------------------|---------------|------------------|---------|---------------|--------|---------------|-------|---------------|-------|---------------|--|--|--|
|       | nodes<br>Fault Free |                          | WL-BL (V      | WL-BL (WBAF, TF) |         | SS            | QB-VDI | QB-VDD        |       | Q-BL          |       | QB-BL         |  |  |  |
| nodes |                     |                          |               |                  | (UWF, L | (UWF, URF0)   |        | (loF)         |       | (SA0)         |       | (USWF, USRF)  |  |  |  |
|       |                     |                          | Effected Node |                  | Effecte | Effected Node |        | Effected Node |       | Effected Node |       | Effected Node |  |  |  |
|       | C(fF)               | $R(\Omega)$              | C(fF)         | $R(\Omega)$      | C(fF)   | $R(\Omega)$   | C(fF)  | $R(\Omega)$   | C(fF) | $R(\Omega)$   | C(fF) | $R(\Omega)$   |  |  |  |
| Q     | 2.9                 | 433                      | 2.90          | 433              | 2.90    | 433           | 2.90   | 407           | NA    | NA            | 2.90  | 407           |  |  |  |
| QB    | 3.1                 | 1170                     | 3.10          | 1170             | 3.10    | 1170          | NA     | NA            | 3.10  | 1170          | NA    | NA            |  |  |  |
| WL    | 1.8                 | 180                      | NA            | NA               | 1.80    | 180           | 1.80   | 178           | 1.80  | 180           | 1.80  | 180           |  |  |  |
| BL    | 1.8                 | 158                      | 1.60          | 236              | 1.10    | 158           | 1.00   | 157           | 2.90  | 529           | 3.50  | 941           |  |  |  |
| BLB   | 0.783               | 54                       | 0.783         | 54               | 0.783   | 54            | 0.753  | 54            | 0.783 | 54            | 0.783 | 54            |  |  |  |
| VDD   | 2.7                 | 2071                     | 2.70          | 2071             | 2.40    | 1670          | 4.00   | 2787          | 2.70  | 2071          | 2.70  | 2071          |  |  |  |
| VSS   | 1.7                 | 402                      | 1.70          | 402              | 2.00    | 805           | 1.70   | 402           | 1.70  | 402           | 1.70  | 402           |  |  |  |

Figure10 illustrates the fault detection method based on parasitic capacitance change for 7nm technology. Fault model WBAF, TF is created by a short between WL and BL. As expected, parasitic capacitances at other nodes Q, QB, BLB, VDD, and VSS are the same as fault free except at nodes WL and BL, for this fault model node WL is absorbed represented with NA (Node Absorbed).

Similar to the fault model UWF, the parasitic capacitance change is more pronounced at impacting nodes VDD and VSS while remaining the same at other nodes that are fault free. URF0 corresponds to a short defect simulated by the short between VDD and VSS. When QB is shorted to VDD to simulate a short defect, parasitic variation is seen at VDD, while node QB is absorbed. For the short defect characterized by Q-BL for fault model SA0, The parasitic variation seen at BL and node Q is absorbed.

Figure11. depicts the resistance variation at each node for fault detection. On the graph, X-axis represents the all possible faults, whereas Y-axis represents the resistance in ohms. The same justification applies to fault detection using parasitic resistance

| S.No | Open        | Node Q             |             | Node C             |               | Node V             | iy 32nm<br>VL | Node E             | By tor       | Node E           | BLB          | Node \             | Jei<br>/DD    | Node \             | /SS          |
|------|-------------|--------------------|-------------|--------------------|---------------|--------------------|---------------|--------------------|--------------|------------------|--------------|--------------------|---------------|--------------------|--------------|
|      | Defect      | Ideal              | -           | Ideal              | •=            | Ideal              | _             | Ideal              | _            | Ideal            |              | Ideal              |               | Ideal              | '            |
|      |             | C = 290<br>R = 433 | 00aF,<br>3Ω | C = 310<br>R = 117 | 00aF,<br>70 Ω | C = 180<br>R = 180 | 00aF,<br>)Ω   | C = 110<br>R = 158 | 00 aF,<br>3Ω | C = 78<br>R = 54 | 3aF,<br>Ω    | C = 270<br>R = 207 | 00 aF,<br>71Ω | C = 170<br>R = 402 | 00 aF,<br>2Ω |
|      |             | C in<br>aF         | R in<br>Ω   | C in<br>aF         | R in<br>Ω     | C in<br>aF         | R in<br>Ω     | C in<br>aF         | R in<br>Ω    | C in<br>aF       | R<br>in<br>Ω | C in<br>aF         | R in<br>Ω     | C in<br>aF         | R in<br>Ω    |
| 1    | Q-QB        | 5500               | 1583        | -                  | -             | 1800               | 178           | 1000               | 157          | 0750             | 53           | 2700               | 2071          | 1700               | 402          |
| 2    | WL-BL       | 2900               | 433         | 3100               | 1170          | -                  | -             | 1600               | 236          | 0780             | 54           | 2700               | 2071          | 1700               | 402          |
| 3    | WL-<br>BLB  | 2900               | 433         | 3100               | 1170          | 2100               | 219           | 1000               | 159          | -                | -            | 2700               | 2071          | 1700               | 402          |
| 4    | WL-<br>VDD  | -                  | -           | -                  | -             | -                  | -             | -                  | -            | -                | -            | 2800               | 2164          | 1700               | 402          |
| 5    | WL-<br>VSS  | -                  | -           | -                  | -             | -                  | -             | -                  | -            | -                | -            | 2700               | 2071          | 2700               | 553          |
| 6    | Q-WL        | 4000               | 565         | 3100               | 803           | -                  | -             | 1000               | 157          | 0750             | 54           | 2700               | 2071          | 1700               | 402          |
| 7    | QB-<br>WL   | 2900               | 433         | -                  | -             | 4300               | 1331          | 1000               | 157          | 0750             | 54           | 2700               | 2071          | 1700               | 402          |
| 8    | VDD-<br>VSS | 2900               | 433         | 3100               | 1170          | 1800               | 180           | 1100               | 158          | 0780             | 54           | 2400               | 1670          | 2000               | 805          |
| 9    | Q-<br>VDD   | -                  | -           | 3000               | 971           | 1800               | 178           | 1000               | 158          | 0780             | 54           | 3600               | 2409          | 1700               | 402          |
| 10   | Q-VSS       | -                  | -           | 3000               | 971           | 1800               | 178           | 1000               | 158          | 0750             | 53           | 2700               | 2071          | 3100               | 743          |
| 11   | QB-<br>VDD  | 2900               | 407         | -                  | -             | 1800               | 178           | 1000               | 157          | 0750             | 54           | 4000               | 2787          | 1700               | 402          |
| 12   | QB-<br>VSS  | 2900               | 407         | -                  | -             | 1800               | 178           | 1000               | 157          | 0750             | 53           | 2700               | 2071          | 3500               | 1146         |
| 13   | Q-BLB       | 3100               | 445         | 3100               | 803           | 1800               | 180           | 1000               | 157          | -                | -            | 2700               | 2071          | 1700               | 402          |
| 14   | QB-<br>BLB  | 2900               | 407         | 3400               | 842           | 1800               | 180           | 1000               | 157          | -                | -            | 2700               | 2071          | 1700               | 402          |
| 15   | Q-BL        | NA                 | NA          | 3100               | 1170          | 1800               | 180           | 2900               | 529          | 0780             | 54           | 2700               | 2071          | 1700               | 402          |
| 16   | QB-BL       | 2900               | 407         | -                  | -             | 1800               | 180           | 3500               | 941          | 0780             | 54           | 2700               | 2071          | 1700               | 402          |
| 17   | BL-<br>BLB  | 2900               | 407         | 3100               | 803           | 1800               | 180           | 1300               | 196          | -                | -            | 2700               | 2071          | 1700               | 402          |
| 18   | BL-<br>VDD  | -                  | -           | -                  | -             | -                  | -             | -                  | -            | -                | -            | 2800               | 2198          | 1700               | 402          |
| 19   | BL-<br>VSS  | -                  | -           | -                  | -             | -                  | -             | -                  | -            | -                | -            | 2700               | 2071          | 1800               | 528          |
| 20   | BLB-<br>VDD | -                  | -           | -                  | -             | -                  | -             | -                  | -            | -                | -            | 2800               | 2101          | 1700               | 402          |
| 21   | BLB-<br>VSS | -                  | -           | -                  | -             | -                  | -             | -                  | -            | -                | -            | 2700               | 2071          | 1700               | 430          |

Table 7

The complete fault model dictionary for proposed fault models with parasitic R and C values using 32nm technology for 6T SRAM cell is shown in Table 7. The complete fault model dictionary gives all fault model parasitic values taken from nodes Q, QB, BL, BLB, WL,

VDD, and VSS. These variations are further compared with fault free. At which node the fault is imposed that corresponding node parasitics are affected in particular with high parasitic R, C variation?

# 4.2 Fault Detection Using Parasitic R, C Method for Open Faults

|      | Table 8<br>Variation of parasitic R, C values for SRAM open defect model |      |       |          |       |      |       |      |           |      |  |  |  |  |
|------|--------------------------------------------------------------------------|------|-------|----------|-------|------|-------|------|-----------|------|--|--|--|--|
| Node | Fault Free                                                               |      | NAF   |          | URF   |      | TF    |      | UWF       | UWF  |  |  |  |  |
|      |                                                                          |      | (BL-M | (BL-M5S) |       | 16G) | (Q-M3 | G)   | (M1G_M2G) |      |  |  |  |  |
|      | C(fF)                                                                    | R(Ω) | C(fF) | R(Ω)     | C(fF) | R(Ω) | C(fF) | R(Ω) | C(fF)     | R(Ω) |  |  |  |  |
| Q    | 1.7                                                                      | 800  | 1.80  | 805      | 1.80  | 813  | 1.60  | 527  | 1.70      | 803  |  |  |  |  |
| QB   | 1.5                                                                      | 498  | 1.50  | 498      | 1.50  | 498  | 1.50  | 498  | 1.30      | 239  |  |  |  |  |
| WL   | 0.77                                                                     | 296  | 0.78  | 296      | 0.52  | 155  | 0.78  | 296  | 0.78      | 296  |  |  |  |  |
| BL   | 0.626                                                                    | 71   | NA    | NA       | 0.63  | 71   | 0.63  | 71   | 0.63      | 71   |  |  |  |  |
| BLB  | 0.815                                                                    | 91   | 0.82  | 91       | 0.82  | 91   | 0.82  | 91   | 0.82      | 91   |  |  |  |  |
| VDD  | 0.31                                                                     | 13   | 0.31  | 13       | 0.31  | 13   | 0.31  | 13   | 0.31      | 13   |  |  |  |  |
| VSS  | 0.31                                                                     | 13   | 0.31  | 13       | 0.31  | 13   | 0.31  | 13   | 0.31      | 13   |  |  |  |  |

Table.8 shows the R, C values of the different fault models, modeled by open faults at each node.

The graphical representation of fault detection using the parasitic R, C extraction method for open faults is shown in Fig. 12 and Fig. 13. No Access Faults (NAF), arise when we open between the nodes BL and Source of the transistor  $T_5$ , whereas node BL absorbed. For open between node WL and gate of transistor  $T_6$ , causes the fault model Undefined Read Fault (URF), for this fault at node WL the parasitic R, and C values changed to 0.52fF, 1550hms respectively whereas the actual values are 0.77fF, 256 ohms respectively. The explanation is valid and holds for all other faults also.

|      | Complete Fault Model Dictionary using 7nm Technology for SRAM open defects |            |           |            |           |            |           |            |           |            |              |            |           |            |              |
|------|----------------------------------------------------------------------------|------------|-----------|------------|-----------|------------|-----------|------------|-----------|------------|--------------|------------|-----------|------------|--------------|
| S.No | Open Defect                                                                | Node       | Q         | Node       | QB        | Node       | WL        | Node       | BL        | Node       | BLB          | Node       | VDD       | Node       | VSS          |
|      |                                                                            | Ideal      |           | Ideal      |           | Ideal      |           | Ideal      |           | Ideal      |              | Ideal      |           | Ideal      |              |
|      |                                                                            | C = 1.7    | 700aF,    | C = 15     | 00aF, R   | C = 77     | ′6aF,     | C = 62     | 26aF,     | C = 81     | 15aF,        | C = 31     | 3aF,      | C = 31     | 3aF,         |
|      |                                                                            | R = 80     | 012       | = 498      |           | R = 29     | 6Ω        | R=71       | R = 7 112 |            | R=91Ω        |            | 511       | R = 13     | SΩ           |
|      |                                                                            | C in<br>fF | R in<br>Ω | C in<br>fF | R<br>in<br>Ω | C in<br>fF | R in<br>Ω | C in<br>fF | R<br>in<br>Ω |
| 1    | BL-M5S                                                                     | 1.80       | 805       | 1.50       | 498       | 0.78       | 296       | NA         | NA        | 0.77       | 87           | 0.31       | 13        | 0.31       | 13           |
| 2    | WL-M5G                                                                     | 1.80       | 813       | 1.50       | 498       | 0.60       | 159       | 0.60       | 70        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 3    | WL-M6G                                                                     | 1.80       | 813       | 1.50       | 498       | 0.52       | 155       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 4    | Q-M1D                                                                      | 1.40       | 682       | 1.50       | 498       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 5    | Q-M2D                                                                      | 1.50       | 755       | 1.50       | 498       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 6    | Q-M1DM2D                                                                   | 0.68       | 80        | 1.50       | 498       | 0.73       | 293       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 7    | Q-M3G                                                                      | 1.60       | 527       | 1.50       | 498       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 8    | Q- M4G                                                                     | 1.60       | 551       | 1.50       | 498       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 9    | Q-M3GM4G                                                                   | 1.30       | 257       | 1.50       | 498       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 10   | VDD-M1S                                                                    | 1.70       | 711       | 1.60       | 511       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 11   | VDD-M3S                                                                    | 1.80       | 813       | 1.60       | 511       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 12   | VDD-<br>M1SM3S                                                             | 1.70       | 711       | 1.60       | 511       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 13   | VSS-M2S                                                                    | 1.70       | 800       | 1.60       | 511       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 14   | VSS-M4S                                                                    | 1.70       | 800       | 1.60       | 511       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 15   | VSS-<br>M2SM4S                                                             | 1.80       | 813       | 1.60       | 511       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 16   | QB - M3D                                                                   | 1.80       | 813       | 1.20       | 392       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 17   | QB - M4D                                                                   | 1.80       | 813       | 1.30       | 444       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 18   | QB_M3DM4D                                                                  | 1.70       | 803       | 0.70       | 75        | 0.78       | 296       | 0.60       | 70        | 0.77       | 87           | 0.31       | 13        | 0.31       | 13           |
| 19   | QB_M1G                                                                     | 1.60       | 793       | 1.50       | 375       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 20   | QB_M2G                                                                     | 1.80       | 813       | 1.40       | 362       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 21   | QB_M1GM2G                                                                  | 1.70       | 803       | 1.30       | 239       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 22   | M1G_M2G                                                                    | 1.60       | 793       | 1.30       | 239       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 23   | M3G_M4G                                                                    | 1.30       | 257       | 1.50       | 498       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 24   | BLB - M6S                                                                  | 1.80       | 805       | 1.50       | 498       | 0.78       | 296       | 0.63       | 71        | 0.82       | 91           | 0.31       | 13        | 0.31       | 13           |
| 25   | WL-M5GM6G                                                                  | 1.80       | 813       | 1.50       | 498       | NA         | NA        | 0.60       | 70        | 0.77       | 87           | 0.31       | 13        | 0.31       | 13           |

Table 9

### 5. Conclusion

Fault, fault model, and fault coverage with minimal test latency against the technology variation are the three major concerns of the testing embedded SRAM. In this paper, we implemented a new test technique for embedded SRAMs using a parasitic extraction

method for obtaining maximum defect coverage for short and open defects. Using three levels of technologies 45nm, 32nm, and 7 nm, the fault models are developed the overall fault models developed using all the technologies are 72 for short defects and 75 for open defects as shown in Table 2 and Table 3 respectively. Using the proposed method we found existing fault models such as SAF, UWF, URF, TF, NAF, etc., along with an undetectable fault named an Undefined Short Fault. To implement this we used Microwind 3.9 simulation tool. The proposed parasitic test technique provides 100% fault coverage for static and dynamic faults including a few undetectable faults for single-cell SRAM. At the same time, the test method provides a fault dictionary at each technology level under consideration. Based on this fault dictionary, identifies equivalent faults and unique faults at each technology with 100% fault coverage, which cannot be seen with other existing techniques.

### References

- 1. R.Dekker, F. Beenker, and L. Thijssen, "A realistic Fault Model and Test Algorithms for Static Random Access Memory," IEEE Transactions on Computer-Aided Design, VOL 9, June 1990.
- 2. S.Manoj and J.Pineda de Gyvez, "Defect-Oriented Testing for Nano-Metric CMOS VLSI Circuits", Frontiers in Electronic Testing (FRET, volume 34), Springer-2007.
- 3. D.Niggemeyer, M.Redeker, and J.Otterstedt "Integration of Non-classical Faults in Standard March Tests," Proceedings. International Workshop on Memory Technology, Design and Testing, Aug-1998.
- 4. A.J.V. De Goor, "Using March Tests to Test SRAMS" IEEE Design and test Computers, Volume: 10, Issue: 1, March 1993.
- 5. V.G. Mikitjuk, V.N. Yarmolik and A.J.V. de Goor, "RAM Testing Algorithms for Detection Multiple Linked Faults", Proceedings ED&TC European Design and Test Conference, April-1996.
- M.Venkatesham, S.K.Sinha and M Parvathi "Analysis of Open Defect Faults in Single 6T SRAM Cell Using R and C Parasitic Extraction Method", IEEE International Conference on Disruptive Technologies for Multi-Disciplinary Research and Applications (CENTCON-2021) pp.213-217, 2021.
- 7. T.Powell, A.Kumar, J.Rayhawk, and N.Mukkerjee, "Chasing Subtle Embedded RAM Defects for Nanometer Technology", IEEE International Test Conference-2005. Pp:1-9.
- 8. M.Venkatesham, S.K.Sinha and M Parvathi "Extraction of Undetectable Faults in 6T-SRAM Cell", IEEE International Conference on Communication, Control and information Sciences(ICCISc),pp.13-17, 2021.
- 9. S.Hamdioui, Z. Al-Ars, and A.J.V de Goor, "Testing Static and Dynamic Faults in Random Access Memories", Proceedings 20<sup>th</sup> IEEE VLSI Test Symposium (VTS) 2002.
- 10. C.James, M. Li, C.W.Tseng, and E.J. McCluskey, "Testing for Resistive Opens and Stuck Opens", IEEE ITC International Test Conference, 2001.
- 11. R.R.Montanes and J.P.de Gyvez "Resistance Characterization for Weak Open Defects", IEEE Design and Test of Computers · September 2002.
- 12. S.Borri, M.H.Hassan, P.Girard, S.Pravossoudovitch, and A.Virazel, "Defect-Oriented Dynamic Fault Models for Embedded-SRAMs", Proceedings of the Eighth IEEE European Test Workshop, 2003.
- 13. L.Dilillo, P.Girard, S.Pravossoudovitch and A.Virazel, "Comparison of Open and Resistive-Open Defect Test Conditions in SRAM Address Decoders", IEEE Proceedings of the 12th Asian Test Symposium, 2003.
- 14. L.Dilillo, P.Girard, S.Pravossoudovitch and A.Virazel, "Resistive-Open Defects in Embedded-SRAM core cells: Analysis and March Test Solution", 13th Asian Test Symposium, Nov-2006.
- 15. M.T.Martins, G.Medeiros, T.Copetti, F.Vargas and L.B.Poehls, "Analyzing NBTI Impact on SRAMs with Resistive- Open Defects", 17th IEEE Latin-American Test Symposium LATS 2016.
- 16. M.Venkatesham, S. K.Sinha and M. Parvathi, "Study on Paradigm of Variable Length SRAM Embedded Memory Testing" Proceedings of the Fifth International Conference on Electronics, Communication and Aerospace Technology (ICECA) 2021.
- 17. M.Parvathi, N.Vasantha, K. Satya Parasad, "Modified March C Algorithm for Embedded Memory Testing" International Journal of Electrical and Computer Engineering (IJECE), Vol. 2, No.5, October 2012, pp. 571~576.
- 18. S.Irobi,Z.Al-Ars and S.Hamdioui, "Detecting Memory Faults in the Presence of Bit Line Coupling in SRAM Devices", IEEE International Test Conference, 2010.

- 19. M.Parvathi, K.Satya Prasad , N. Vasantha, "Testing of Embedded SRAMs Using Parasitic Extraction Method" 9th International Conference on Robotic, Vision, SignalProcessing and Power Applications, 398,(2017).
- 20. A.Benso, A.Bosio, S.Di Carlo, G.Di Natale and P.Prinetto, "Automatic March Tests Generations for Static linked faults in SRAMs" IEEE Proceedings of the Design Automation & Test in Europe Conference, 2006.
- 21. M.Venkatesham, S.K.Sinha and M.Parvathi, "Fault Detection and Analysis in embedded SRAM for sub nanometer technology" International Conference on Applied Artificial Intelligence and computing (ICAAIC) 2022.

### Figures



#### Figure 1

Layout Diagram of 6T SRAM





### Figure 3

6T-SRAM Cell fault model for Open Faults



### Figure 4

6T-SRAM Cell fault model for Short Faults



### Figure 5

simulation results for SA-0 Faults





simulation results for SA-1 Faults











#### Simulation results for URF



#### Figure 9



Undefined Short Fault at nodes WL-BLB

### Figure 10



Fault detection based on parasitic capacitance variation for short defects

### Figure 11

Fault detection based on parasitic resistance variation for short faults



### Figure 12





### Figure 13

Fault detection based on parasitic capacitance variation for open defects

### **Supplementary Files**

This is a list of supplementary files associated with this preprint. Click to download.

Profiles.docx